首页> 外文会议>Annual Non-Volatile Memory Technology Symposium >Readability challenges in deeply scaled STT-MRAM
【24h】

Readability challenges in deeply scaled STT-MRAM

机译:深度扩展的STT-MRAM中的可读性挑战

获取原文

摘要

Spin transfer torque magnetic random access memory (STT-MRAM) is currently under intensive investigation for one of the possible alternatives to extend the Moore's Law beyond the CMOS technology scaling limit. Its advantageous features, such as nonvolatility, high speed, low power and excellent scalability etc, attract worldwide R&D attention. However as technology scales (e.g., below 40 nm), the process variations introduce big read reliability challenges for STT-MRAM due to the reduced sensing margin (SM) and the increased read disturbance (RD). Therefore the readability, rather than writability, will become an ultimate bottleneck of STT-MRAM at technology nodes below 40 nm. In this paper, we firstly analyze the technology scaling trends on the STT-MRAM read performance; and then we present a RD detection circuit for the case where read current is lower than the write current (e.g., >30 nm); finally we propose a reconfigurable cell design based on the differential sensing scheme to improve the SM and to reduce the RD simultaneously, for the case where read current approaches the write current (e.g., <;30 nm).
机译:自旋转移扭矩磁性随机存取存储器(STT-MRAM)目前正在广泛研究中,以寻求将摩尔定律扩展到CMOS技术缩放限制之外的一种可能选择。它的非挥发性,高速度,低功耗和出色的可扩展性等优势特性吸引了全世界的研发关注。然而,随着技术规模的发展(例如,低于40nm),由于减小的感测裕度(SM)和增加的读取干扰(RD),工艺变化为STT-MRAM带来了巨大的读取可靠性挑战。因此,在低于40 nm的技术节点上,可读性而非可写性将成为STT-MRAM的最终瓶颈。在本文中,我们首先分析了STT-MRAM读取性能的技术扩展趋势。然后针对读取电流低于写入电流(例如> 30 nm)的情况,我们提供了RD检测电路;最后,在读取电流接近写入电流(例如,<; 30 nm)的情况下,我们提出了一种基于差分传感方案的可重构单元设计,以改善SM并同时降低RD。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号