首页> 外文会议>Annual SEMI Advanced Semiconductor Manufacturing Conference >Correlation study Of spatial ESC temperature profile and optical CD/CD SEM measurements to investigate silicon recess and gate CD after etch
【24h】

Correlation study Of spatial ESC temperature profile and optical CD/CD SEM measurements to investigate silicon recess and gate CD after etch

机译:空间ESC温度曲线和光学CD / CD SEM测量的相关性研究在蚀刻后调查硅凹槽和闸门CD

获取原文

摘要

The gate module comprises arguably some of the most critical process steps in 28nm semiconductor device manufacturing. One key step involved is the final gates etch. Typically all chip manufacturers dedicate a large part of their metrology capacity to the control of related device-limiting process steps. Most importantly the gate length at the bottom of the polysilicon line needs to be controlled very tightly. But given the challenging requirements in carrier density engineering more and more attention is paid to the area located next to the actual gate line. The etch process if not very well monitored and controlled can cause loss of active silicon very often denominated as a recess into the silicon. A loss of material even in the Angstrom range will affect device performance. Should this step be out of specification, it will adversely affect saturation drive current (ID SAT) by reducing the charge carrier density in source and drain regions, leading to degraded device performance [1]
机译:栅极模块可以说明28nm半导体器件制造中的一些最关键的处理步骤。涉及的一个关键步骤是最终的门蚀刻。通常,所有芯片制造商都将其计量容量的大部分占据了相关的设备限制过程步骤。最重要的是,多晶硅线底部的栅极长度需要非常紧密地控制。但是,鉴于载体密度工程中的具有挑战性要求越来越多地关注,对实际栅极线旁边的区域支付。蚀刻工艺如果没有非常良好的监控和控制,可以导致活性硅的损失通常通常以凹陷计为硅。即使在埃克斯特罗姆范围内也会损失材料将影响器件性能。如果该步骤超出规范,它将通过降低源区和漏区中的电荷载体密度而导致饱和度驱动电流(ID SAT)产生不利影响,导致设备性能降低[1]

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号