首页> 外文会议>2011 IEEE 15th International Symposium on Consumer Electronics >Error control coding for multi-level cell memories
【24h】

Error control coding for multi-level cell memories

机译:多级单元存储器的错误控制编码

获取原文

摘要

The ever increasing demand to store huge amounts of data at affordable prices has led to the widespread usage of multi level cell (MLC) memory devices. These memories have the capability to store multiple numbers of bits per cell, thus increasing the capacity with minimal effect on hardware. This increase, however, comes at the price of reliability; more bits per cell results in more chances of error and thus less reliability. Error control coding is widely employed to improve the reliability of data that has been read. This paper proposes a new scheme for error correction in multilevel cell memories. The process involves splitting the contents of the memory cells into i symbols and assigning them to i different codewords. Encoding and decoding are performed using the same code but over i iterations. The scheme exhibits an apparent error correction advantage over polyvalent-based schemes.
机译:以可承受的价格存储大量数据的需求不断增长,导致了多层存储单元(MLC)存储设备的广泛使用。这些存储器具有在每个单元中存储多个位数的能力,从而在对硬件影响最小的情况下增加了容量。但是,这种增加是以可靠性为代价的。每个单元更多的比特会导致更多的错误机会,从而降低可靠性。差错控制编码被广泛采用以提高已读取数据的可靠性。本文提出了一种新的多层单元存储器纠错方案。该过程涉及将存储单元的内容分割成i个符号,并将它们分配给i个不同的码字。编码和解码使用相同的代码执行,但经过i次迭代。与基于多价的方案相比,该方案具有明显的纠错优势。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号