首页> 外文会议>15th CSI International Symposium on Computer Architecture and Digital Systems >On the design of new low-power CMOS standard ternary logic gates
【24h】

On the design of new low-power CMOS standard ternary logic gates

机译:关于新型低功耗CMOS标准三元逻辑门的设计

获取原文

摘要

A novel low-power and high-performance Standard Ternary Inverter (STI) for CMOS technology is proposed in this paper. This inverter could be used as a fundamental block for designing other ternary basic logic gates. This circuit consists of only MOS transistors and capacitors without any area consuming resistors in its structure. Another great advantage of this design in comparison with the other designs, introduced before, is the elimination of the static power dissipation, which is very important in nano scale CMOS and leads to less power consumption. The proposed design has been simulated, using Synopsys HSPICE tool with 90nm CMOS technology. The simulation results demonstrate the superiority of the presented design with respect to other conventional designs in terms of power consumption and performance.
机译:本文提出了一种适用于CMOS技术的新型低功耗高性能标准三元反相器(STI)。该反相器可用作设计其他三进制基本逻辑门的基本模块。该电路仅由MOS晶体管和电容器组成,在结构上不占用任何面积的电阻。与之前介绍的其他设计相比,该设计的另一个重要优点是消除了静态功耗,这在纳米级CMOS中非常重要,并且可以降低功耗。使用具有90nm CMOS技术的Synopsys HSPICE工具对拟议的设计进行了仿真。仿真结果证明了在功耗和性能方面,本设计相对于其他常规设计的优越性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号