首页> 外文会议>Asia and South Pacific Design Automation Conference >System Co-Design and Co-Analysis Approach to Implementing the XDR Memory System of the Cell Broadband Engine Processor Realizing 3.2 Gbps Data Rate per Memory Lane in Low Cost, High Volume Production
【24h】

System Co-Design and Co-Analysis Approach to Implementing the XDR Memory System of the Cell Broadband Engine Processor Realizing 3.2 Gbps Data Rate per Memory Lane in Low Cost, High Volume Production

机译:系统协同设计和共分析方法,实现小区宽带发动机处理器XDR存储系统,实现每存储器通道的3.2 Gbps数据速率低成本,高批量生产

获取原文

摘要

This paper describes the design and analysis of the 3.2 Gbps XDR memory system of the Cell Broadband Engine (Cell BE) processor developed by Sony Corporation, Sony Computer Entertainment, Toshiba and IBM. A System Co-Design and Co-Analysis Approach was applied where different components of the system are designed and analyzed simultaneously to allow trade-offs to be made to optimize system electrical characteristics at low overall system cost. The XDR memory interface circuit implemented in the Cell BE processor, the power delivery system design and analysis, and the interface statistical signal integrity analysis will be described to illustrate this design and analysis approach.
机译:本文介绍了Sony Corporation,Sony Computer Entertainment,Toshiba和IBM开发的单元宽带引擎(Cell)处理器的3.2 Gbps XDR存储系统的设计和分析。应用了系统共同设计和共分析方法,其中系统的不同组件同时设计和分析,以允许进行折衷以优化低整体系统成本的系统电气特性。在小区中实现的XDR存储器接口电路是处理器,电力输送系统的设计和分析,以及接口统计信号完整性分析将描述该设计和分析方法。

著录项

相似文献

  • 外文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号