首页> 外文会议>Information hiding >FPGA Time-Bounded Unclonable Authentication
【24h】

FPGA Time-Bounded Unclonable Authentication

机译:FPGA限时不可克隆身份验证

获取原文
获取原文并翻译 | 示例

摘要

This paper introduces a novel technique for extracting the unique timing signatures of the FPGA configurable logic blocks in a digital form over the space of possible challenges. A new class of physical unclonable functions that enables inputs challenges such as timing, digital, and placement challenges can be built upon the delay signatures. We introduce a suite of new authentication protocols that take into account non-triviality of bitstream reverse-engineering in addition to the FPGA's unprecedented speed in responding to challenges. Our technique is secure against various attacks and robust to fluctuations in operational conditions. Proof of concept implementation of the signature extraction and evaluations of the proposed methods are demonstrated on Xilinx Virtex 5 FPGAs. Experimental results demonstrate practicality of the proposed techniques.
机译:本文介绍了一种新颖的技术,该技术可在可能的挑战范围内以数字形式提取FPGA可配置逻辑块的唯一时序签名。可以在延迟签名上构建一类新的物理不可克隆功能,以实现输入挑战,例如时序,数字和布局挑战。我们引入了一套新的身份验证协议,除了FPGA以前所未有的速度响应挑战之外,还考虑了比特流逆向工程的非凡性。我们的技术可抵御各种攻击,并能抵抗运行条件的波动。在Xilinx Virtex 5 FPGA上演示了签名提取的概念验证和所提出方法的评估。实验结果证明了所提出技术的实用性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号