【24h】

A NOVEL FULL AUTOMATIC LAYOUT GENERATION STRATEGY FOR STATIC CMOS CIRCUITS

机译:静态CMOS电路的新型全自动布局生成策略

获取原文
获取原文并翻译 | 示例

摘要

The physical design of ASICs still relies on the standard cells because the design is well known and uses to produce good quality layouts. In addition, there are many choices of EDA tools that generate layout based on standard cells. However, in current CMOS technologies the standard cell approach is not able anymore to provide good performance predictability. Moreover, cell libraries have limited number of cells what imposes restrictions to layout synthesis. Automatic full-custom generators, on the other hand, do not use cell libraries and thus are more flexible to create optimized layouts. This chapter presents an automatic layout generator called PARROT PUNCH. Thank to a careful set of layout generation strategies and efficient algorithms, significant area and power optimization is achieved. Layouts generated by PARROT PUNCH are compared to those obtained by a similar automatic full-custom generator. Results show significant gain in area and delay.
机译:ASIC的物理设计仍然依赖于标准单元,因为该设计是众所周知的,并用于产生高质量的布局。此外,有许多EDA工具可供选择,这些工具可基于标准单元生成布局。但是,在当前的CMOS技术中,标准单元方法不再能够提供良好的性能可预测性。而且,单元库具有有限数量的单元,这对布局合成施加了限制。另一方面,自动全定制生成器不使用单元库,因此可以更灵活地创建优化的布局。本章介绍了一个自动布局生成器,称为PARROT PUNCH。得益于一套精心的布局生成策略和高效的算法,可以实现显着的面积和功耗优化。将PARROT PUNCH生成的布局与由类似的自动全定制生成器获得的布局进行比较。结果显示面积和延迟显着增加。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号