【24h】

EFFECT OF POWER OPTIMIZATIONS ON SOFT ERROR RATE

机译:功率优化对软错误率的影响

获取原文
获取原文并翻译 | 示例

摘要

Due to technology scaling, devices are getting smaller, faster and operating at lower voltages. The reduced nodal capacitances and supply voltages coupled with more dense and larger chips are increasing soft errors and making them an important design constraint. As designers aggressively address the excessive power consumption problem that is considered as a major design limiter they need to be aware of the impact of the power optimizations on the soft error rates(SER). In this chapter, we analyze the effect of increasing threshold voltage and reducing the operating voltages, widely used for reducing power consumption, on the soft error rate. While reducing the operating voltage increases the susceptibility to soft errors, increasing the threshold voltages offers mixed results. We find that increasing threshold voltage (V_t) improves SER of transmission gate based flip-flops, but can adversely affect the robustness of combinational logic due to the effect of higher threshold voltages on the attenuation of transient pulses. We also show that, in certain circuits, clever use of high V_t can improve the robustness to soft errors.
机译:由于技术的发展,设备变得越来越小,越来越快,并且在更低的电压下工作。减小的节点电容和电源电压,加上更密集和更大的芯片,增加了软错误,并使它们成为重要的设计约束。当设计人员积极地解决被认为是主要设计限制因素的过大功耗问题时,他们需要意识到功耗优化对软错误率(SER)的影响。在本章中,我们分析了增加阈值电压和降低工作电压(广泛用于降低功耗)对软错误率的影响。降低工作电压会增加对软错误的敏感性,而增加阈值电压则会产生不同的结果。我们发现增加阈值电压(V_t)可以改善基于传输门的触发器的SER,但是由于较高阈值电压对瞬态脉冲的衰减的影响,可能会对组合逻辑的鲁棒性产生不利影响。我们还表明,在某些电路中,高V_t的巧妙使用可以提高对软错误的鲁棒性。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号