首页> 外文会议>2012 IEEE Symposium on Humanities, Science and Engineering Research >Delay and transient response modelling of on-chip RLCG interconnect using two-port network functions
【24h】

Delay and transient response modelling of on-chip RLCG interconnect using two-port network functions

机译:使用两端口网络功能的片上RLCG互连的延迟和瞬态响应建模

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a novel and accurate analytical approach for the efficient computation of the transient response and 50% delay of on-chip RLCG interconnect lines with a capacitive load. The proposed model is based on the two port representation of the transmission line. The simulation results are obtained by using the proposed model and found to be at good agreement with that of the SPICE simulation results. The results obtained justify the accuracy and the validity of the proposed transient response and the delay model for a wide range of load impedance values. The minimum error has been calculated to be 2.65% while the maximum error is found to be 8.33%.
机译:本文提出了一种新颖且准确的分析方法,可有效计算带电容负载的片上RLCG互连线路的瞬态响应和50%延迟。所提出的模型基于传输线的两个端口表示。通过使用所提出的模型获得仿真结果,并且发现其与SPICE仿真结果具有良好的一致性。获得的结果证明了所提出的瞬态响应和延迟模型对于各种负载阻抗值的准确性和有效性。计算得出的最小误差为2.65%,而最大误差为8.33%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号