首页> 外文会议>2011 IEEE 9th International Conference on ASIC >FPGA interconnect timing library based on the statistical method
【24h】

FPGA interconnect timing library based on the statistical method

机译:基于统计方法的FPGA互连时序库

获取原文
获取原文并翻译 | 示例

摘要

This paper presents a statistical method to build up interconnect timing library of static timing analysis for FPGA design. To overcome a large number of negative values in the traditional interconnect timing library, the statistical method is introduced. The experimental results show that the proposed method could improve the positive ratio and achieve up to 22.35% on average. Compared to the tested delay results on the FPGA chip, the delay error rate can be reduced from 13.58% to 11%.
机译:本文提出了一种统计方法,可建立用于FPGA设计的静态时序分析的互连时序库。为了克服传统互连时序库中的大量负值,引入了统计方法。实验结果表明,该方法可以提高正比率,平均达到22.35%。与在FPGA芯片上测试的延迟结果相比,延迟错误率可以从13.58%降低到11%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号