首页> 外文会议>International Siberian Conference on Control and Communications >A behavioral model of integer-N PLL frequency synthesizer for reference spur level simulation
【24h】

A behavioral model of integer-N PLL frequency synthesizer for reference spur level simulation

机译:INTEGER-N PLL频率合成器的行为模型,用于参考试验级模拟

获取原文

摘要

The major effects defining reference spurs level of the integer-N phase-locked loop (PLL) frequency synthesizer are described. The behavioral model of the PLL for evaluating reference spurs level has been developed in CAD Keysight ADS. The model takes into account time delay between output signals of the phase-frequency detector (PFD) and delay in the PFD reset path; charge pump current mismatch; charge pump current leakage; charge pump switching time mismatch. The design issues of SOI CMOS PLL functional blocks (FB) based on the proposed behavioral model, have been provided.
机译:描述了定义了整数-N锁相环(PLL)频率合成器的参考马刺级的主要效果。 CAD Keysight广告中开发了用于评估参考马刺级别的PLL的行为模型。该模型考虑了相位频率检测器(PFD)的输出信号与PFD复位路径中的延迟之间的时间延迟;电荷泵电流不匹配;电荷泵电流泄漏;电荷泵切换时间不匹配。已经提供了基于所提出的行为模型的SOI CMOS PLL功能块(FB)的设计问题。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号