首页> 外国专利> Memory device capable of adjusting clock signal based on operating speed and propagation delay of command/address signal

Memory device capable of adjusting clock signal based on operating speed and propagation delay of command/address signal

机译:能够基于命令/地址信号的操作速度和传播延迟来调整时钟信号的存储器件

摘要

Methods, systems, and apparatuses for managing clock signals at a memory device are described. A memory device or other component of a memory module or electronic system may offset a received clock signal. For example, the memory device may receive a clock signal that has a nominal speed or frequency of operation for a system, and the memory device may adjust or offset the clock signal based on other operating factors, such as the speed or frequency of other signals, physical constraints, indications received from a host device, or the like. A clock offset value may be based on propagation of, for example, command/address signaling. In some examples, a memory module may include a registering clock driver (RCD), hub, or local controller that may manage or coordinate clock offsets among or between various memory devices on the module. Clock offset values may be programmed to a mode register or registers.
机译:描述用于管理存储器设备处的时钟信号的方法,系统和装置。存储器模块或电子系统的存储器设备或其他组件可以偏移接收的时钟信号。例如,存储器设备可以接收具有用于系统的标称速度或操作频率的时钟信号,并且存储器设备可以基于其他操作因素来调整或偏移时钟信号,例如其他信号的速度或频率,物理约束,从主机设备接收的指示等。时钟偏移值可以基于例如命令/地址信令的传播。在一些示例中,存储器模块可以包括寄存器时钟驱动器(RCD),集线器或本地控制器,其可以管理或协调模块上的各种存储器设备之间或之间的时钟偏移。时钟偏移值可以被编程为模式寄存器或寄存器。

著录项

  • 公开/公告号US10943628B2

    专利类型

  • 公开/公告日2021-03-09

    原文格式PDF

  • 申请/专利权人 MICRON TECHNOLOGY INC.;

    申请/专利号US201916518767

  • 发明设计人 RANDON K. RICHARDS;DIRGHA KHATRI;

    申请日2019-07-22

  • 分类号G11C7/22;G11C8/18;G06F13/16;G11C11/4076;G11C11/4093;

  • 国家 US

  • 入库时间 2022-08-24 17:34:14

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号