首页> 外国专利> Improvements in or relating to means for electrically converting a number from the binary to the denary scale of notation

Improvements in or relating to means for electrically converting a number from the binary to the denary scale of notation

机译:将数字从二进制表示法转换为否定表示法的方法的改进或与之相关的改进

摘要

716,322. Digital electric calculating-apparatus. SOC. D'ELECTRONIQUE ET D'AUTOMATISME. July 20, 1951 [July 20, 1950], No. 17310/51. Class 106 (1) In an electrical apparatus for converting a number from the binary to the decimal scale, a series-mode pulse train of N terms at 1, Fig. 1, representing a binary number, is applied simultaneously to ten comparison channels in nine of which it is combined in an adding circuit 7 with N-term series-mode pulse trains, produced in devices 8, representing the complements of binary numbers corresponding to decimal reference values Y x 10SPM-1/SP, Y=1-9, any carry pulse which would otherwise form a digit pulse in the N+1 position of the combined train being suppressed and diverted by means 14 to terminals 15 connected to analysing means 16 adapted to detect two consecutive comparison channels of which one but not the other produces such a carry pulse and to close a corresponding switch 12 so as to allow one of the combined trains or the input train applied to the tenth comparison channel 10, delayed by N pulse times in elements 11, to appear on return channel 13, and, after multiplication by ten at 4, to be re-applied via 3 to the comparison channel inputs. The cycle of operations is then repeated and, at each stage, an indication is given of the identity of the appropriate comparison channel corresponding to the decimal digit resulting from that part of the conversion operation, e.g. by a signal on an appro-- priate line 17 which is used to operate a register such as an oscilloscope with means for photographing the screen. Each adding circuit 7 may include carry-over pulse-train-connecting means as described in Specification 716,172, and the encoding devices 8 may be as described in Specification 679,390. As shown in Fig. 4, the analysing means comprise transformers 48 whose primaries are connected through resistors to consecutive terminals 15. Simultaneous pulses at two terminals cancel each other out but if a pulse appears on the lower but not the upper terminal associated with one transformer it will be applied to gate tube 49 which is opened at pulse time N by a positive pulse (from programming circuits, (not shown), applied to terminal 50 this pulse also being applied to transformer 48‹ to represent the " carry " from the tenth comparison channel. The output of each tube 49 is connected through a short delay element 52 to a bi-stable trigger circuit 51 which, if actuated, applies an opening potenial to associated gate tube 12 until reset by a programme impulse applied through delay element 53. The outputs of 49‹-49SP8/SP are also applied to taps on a delay line 64, spaced apart by one digit pulse interval °, so as to provide on output channel 65 a position-modulated pulse representing the appropriate decimal digit. Alternatively, the line 64 can be connected directly to terminals 15 the decimal digit then being defined according to the number of pulses on the line. In a modification (Figs. 2 and 3, not shown) in which the first pulse of the series mode input train represents the sign of the binary number, this pulse is diverted to sign-registering means, and the remainder of the train is divided by two by a delay element of length (N-1) ° the reference values produced in devices 8 being halved also.
机译:716,322。数字式电子计算设备。 SOC。 D'ELECTRONIQUE ET D'AUTOMATISME。 1951年7月20日[1950年7月20日],编号17310/51。 106类(1)在一种用于将数字从二进制转换为十进制标度的电气设备中,将表示二进制数的图1中的N个项的串联模式脉冲序列同时应用于10个比较通道中。其中的九个在加法电路7中与设备8中产生的N项串联模式脉冲序列相结合,代表与十进制参考值Y x 10 M-1 对应的二进制数的补码当Y = 1-9时,任何将在组合列车的N + 1位置上形成数字脉冲的进位脉冲被装置14抑制并转移到与分析装置16相连的端子15上,该端子适于检测两个连续的比较通道。哪一个而不是另一个产生这样的进位脉冲并闭合相应的开关12,以便出现在元件11中延迟了N个脉冲时间的,施加到第十比较通道10的组合序列或输入序列之一在返回通道13上,在m之后乘以4的十进制倍数,然后通过3重新应用于比较通道输入。然后重复操作的周期,并且在每个阶段,给出相应的比较通道的标识的指示,该标识对应于由转换操作的那部分产生的十进制数字。通过适当的线路17上的信号,该信号用于操作诸如示波器之类的寄存器,并带有用于拍摄屏幕的装置。每个加法电路7可以包括如规范716,172中所述的结转脉冲串连接装置,并且编码设备8可以如规范679,390中所述。如图4所示,分析装置包括变压器48,其初级通过电阻器连接到连续的端子15。两个端子上的同时脉冲相互抵消,但是如果脉冲出现在与一个变压器相关的下部但不是上部的情况下它将被施加到闸极管49,该闸极在脉冲时间N被一个正脉冲打开(来自编程电路,未示出),施加到端子50上,该脉冲也施加到变压器48,以表示来自于第十比较通道,每个管49的输出通过短延迟元件52连接到双稳态触发电路51,该双稳态触发电路51在被致动时将打开电位施加到相关的栅极管12,直到通过通过延迟元件施加的程序脉冲来复位。 53. 49 ‹-49 8 的输出也施加到延迟线64上的抽头上,并以一位脉冲间隔°间隔开,以便在输出通道65上提供位置调制的脉冲责备发送适当的十进制数字。可替代地,线路64可以直接连接到端子15,十进制数字然后根据线路上的脉冲数来定义。在修改中(图2和3,未示出),其中串联模式输入序列的第一个脉冲代表二进制数的符号,该脉冲被转移到符号记录装置,而序列的其余部分被划分。通过长度为(N-1)°的延迟元件加2,设备8中产生的参考值也减半。

著录项

  • 公开/公告号GB716322A

    专利类型

  • 公开/公告日1954-10-06

    原文格式PDF

  • 申请/专利权人 SOCIETE DELECTRONIQUE ET DAUTOMATISME;

    申请/专利号GB19510017310

  • 发明设计人

    申请日1951-07-20

  • 分类号H03M7/08;

  • 国家 GB

  • 入库时间 2022-08-23 23:46:33

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号