首页> 外国专利> Chain-type ferroelectric random access memory (FRAM) with rewrite transistors coupled between a sense amplifier and a bit line pair

Chain-type ferroelectric random access memory (FRAM) with rewrite transistors coupled between a sense amplifier and a bit line pair

机译:具有在读出放大器和位线对之间耦合的重写晶体管的链型铁电随机存取存储器(FRAM)

摘要

A chain type ferroelectric random access memory has a memory cell unit comprising ferroelectric memory cells electrically connected in series to each other, a plate line connected to an electrode of the memory cell unit, a bit line connected to the other electrode of the memory cell unit via a switching transistor, a sense amplifier which amplifies the voltages of this bit line and its complementary bit line, and a transistor inserted between the switching transistor and the sense amplifier, and that a value, being the minimum value of the gate voltage in the transistor obtained during elevation of the plate line voltage and comparative amplification, is smaller than a value, being the maximum value of the gate voltage in the transistor obtained during fall of the plate line voltage and comparative amplification. With these features, decrease in the accumulated charge of polarization in the memory cell is reduced and occurrence of disturb is prevented during read/write operations.
机译:链型铁电随机存取存储器具有:存储单元单元,该存储单元单元包括彼此电串联连接的铁电存储单元;板线,其连接到该存储单元单元的电极;位线,其连接到该存储单元单元的另一个电极。经由开关晶体管,放大该位线及其互补位线的电压的读出放大器,以及插入在开关晶体管与读出放大器之间的晶体管,其值为栅极中的栅极电压的最小值。在板线电压升高和比较放大期间获得的晶体管的值小于在板线电压下降和比较放大期间获得的晶体管的栅极电压的最大值的值。利用这些特征,减少了存储单元中极化累积电荷的减少,并且在读/写操作期间防止了干扰的发生。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号