首页> 外国专利> 3-D SRAM ARRAY TO IMPROVE STABILITY AND PERFORMANCE

3-D SRAM ARRAY TO IMPROVE STABILITY AND PERFORMANCE

机译:3-D SRAM阵列可提高稳定性和性能

摘要

A three-dimensional memory circuit provides reduction in memory cell instability due to half-select operation by reduction of the number of memory cells sharing a sense amplifier and, potentially, avoidance of half-select operation by placing some or all peripheral circuits including local evaluation circuits functioning as a type of sense amplifier on an additional chips or chips overlying the memory array. Freedom of placement of such peripheral circuits is provided with minimal increase in connection length since word line decoders may be placed is general registration with ant location along the word lines while local evaluation circuits and/or sense amplifiers can be placed at any location generally in registration with the bit line(s) to which they correspond.
机译:三维存储电路可通过减少共享一个读出放大器的存储单元的数量来减少由于半选择操作引起的存储单元不稳定性,并有可能通过放置一些或所有外围电路(包括局部评估)来避免半选择操作电路在附加芯片或覆盖存储器阵列的芯片上用作一种读出放大器。这样的外围电路的自由布置使连接长度的增加最小,这是因为字线解码器可以被放置为沿着字线具有蚂蚁位置的一般配准,而本地评估电路和/或读出放大器可以被放置在通常配准的任何位置上与它们对应的位线。

著录项

  • 公开/公告号US2008310220A1

    专利类型

  • 公开/公告日2008-12-18

    原文格式PDF

  • 申请/专利权人 YUE TAN;HUILONG ZHU;

    申请/专利号US20070762339

  • 发明设计人 YUE TAN;HUILONG ZHU;

    申请日2007-06-13

  • 分类号G11C11/34;G11C7/10;

  • 国家 US

  • 入库时间 2022-08-21 19:34:23

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号