首页> 外国专利> Processor employing loadable configuration parameters to reduce or eliminate setup and pipeline delays in a pipeline system

Processor employing loadable configuration parameters to reduce or eliminate setup and pipeline delays in a pipeline system

机译:处理器采用可加载的配置参数来减少或消除管线系统中的设置和管线延迟

摘要

A deep-pipeline system substantially reduces the overhead of setup delays and pipeline delays by dynamically controlling access of a plurality of configuration register sets by both a host central processing unit (CPU) and the stages of the pipelines. A master configuration register set is loaded with configuration parameters by the host CPU in response to an index count provided by a setup-index counter. A plurality of other counters are employed to track timing events in the system. In one embodiment, a run-index counter provides a run-index count to the first stage of the pipeline that is propagated along the stages, enabling configuration register sets to transfer configuration parameters to the stages of the pipeline when required to enable processing of a task. In an alternative embodiment, a plurality of D flip-flops sequentially propagates a state for successive registers, so that the setup-index counter is not required.
机译:深流水线系统通过动态控制主机中央处理单元(CPU)和流水线级对多个配置寄存器集的访问,大大减少了设置延迟和流水线延迟的开销。主机CPU响应设置索引计数器提供的索引计数,向主配置寄存器集加载配置参数。采用多个其他计数器来跟踪系统中的定时事件。在一个实施例中,运行索引计数器向沿该级传播的管线的第一级提供运行索引计数,从而使配置寄存器组能够在需要时将配置参数传送到管线的级,以实现对管线的处理。任务。在替代实施例中,多个D触发器顺序地传播用于连续寄存器的状态,使得不需要建立索引计数器。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号