首页> 外国专利> Performing a statistical timing abstraction for a hierarchical timing analysis of VLSI circuits

Performing a statistical timing abstraction for a hierarchical timing analysis of VLSI circuits

机译:为VLSI电路的分层时序分析执行统计时序抽象

摘要

A method for performing a hierarchical statistical timing analysis of an integrated circuit (IC) chip design by abstracting one or more macros of the design. The method includes performing a statistical static timing analysis of at least one macro; performing a statistical abstraction of the macro to obtain a statistical abstract model of the macro timing characteristics; applying the statistical abstract model as the timing model for each occurrence of the macro leading to a simplified IC chip design; and performing a hierarchical statistical timing analysis of the simplified chip design. The method achieves a context aware statistical abstraction, where a generated statistical abstract model is instantiated for each macro of the chip during statistical static timing analysis at the chip level, providing a compressed and pruned statistical timing abstraction and reducing the model-size during the statistical abstraction.
机译:一种通过对设计的一个或多个宏进行抽象来执行集成电路(IC)芯片设计的分层统计时序分析的方法。该方法包括对至少一个宏执行统计静态定时分析;以及对宏进行统计抽象以获得宏定时特性的统计抽象模型;对每次出现的宏应用统计抽象模型作为时序模型,从而简化了IC芯片设计;并对简化的芯片设计进行分层统计时序分析。该方法实现了上下文感知的统计抽象,其中在芯片级别的统计静态时序分析期间,针对芯片的每个宏实例化了生成的统计抽象模型,提供了压缩和修剪的统计时序抽象,并在统计期间减小了模型大小。抽象。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号