首页> 外国专利> System and method for analyzing power consumption of electronic design undergoing emulation or hardware based simulation acceleration

System and method for analyzing power consumption of electronic design undergoing emulation or hardware based simulation acceleration

机译:用于仿真或基于硬件的仿真加速的电子设计功耗分析系统和方法

摘要

The invention described here is the methods of using a hardware-based functional verification system to mimic a design under test (DUT), under intended application environment and software, to record or derive the transition activities of all circuits of the DUT, then calculate the total or partial power consumption during the period of interest. The period of interest is defined by the user in terms of “events” which are the arbitrary states of the DUT. Furthermore, the user can specify the number of sub-divisions required between events thus vary the apparent resolution of the power consumption profile.
机译:这里描述的发明是在预期的应用环境和软件下使用基于硬件的功能验证系统来模仿被测设计(DUT),以记录或导出DUT所有电路的过渡活动,然后计算出DUT的所有电路的方法。感兴趣期间的总或部分功耗。用户根据“事件”定义感兴趣的时间段,这些事件是DUT的任意状态。此外,用户可以指定事件之间所需的细分数量,从而改变功耗曲线的视在分辨率。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号