首页> 外国专利> Optimizing a circuit design for delay using load-and-slew-independent numerical delay models

Optimizing a circuit design for delay using load-and-slew-independent numerical delay models

机译:使用独立于负载和压摆的数值延迟模型来优化延迟电路设计

摘要

Systems and techniques are described for optimizing a circuit design. Specifically, gate sizes in the circuit design are optimized by iteratively performing a set of operations that include, but are not limited to: selecting a portion of the circuit design (e.g., according to a reverse-levelized processing order), selecting an input-to-output arc of a driver gate in the portion of the circuit design, selecting gates in the portion of the circuit design for optimization, modeling a gate optimization problem based on the selected input-to-output arc of the driver gate and the selected gates, solving the gate optimization problem to obtain a solution using one or more solvers, and discretizing the solution. Discretizing the solution involves identifying library cells that exactly or closely match the gate sizes specified in the solution. These library cells can then be used to model other gate optimization problems in the current or subsequent iterations.
机译:描述了用于优化电路设计的系统和技术。具体而言,通过迭代执行一组操作来优化电路设计中的栅极尺寸,这些操作包括但不限于:选择电路设计的一部分(例如,根据反向均衡的处理顺序),选择输入-电路设计的一部分中的驱动器栅极的输出电弧,选择电路设计中的栅极以进行优化,基于所选的驱动器栅极的输入至输出电弧和所选的栅极来建模栅极优化问题门,解决门优化问题,以使用一个或多个求解器获得解决方案,并将解决方案离散化。离散化解决方案涉及识别与解决方案中指定的门大小完全或紧密匹配的库单元。然后,这些库单元可用于对当前或后续迭代中的其他门优化问题建模。

著录项

  • 公开/公告号US8707242B2

    专利类型

  • 公开/公告日2014-04-22

    原文格式PDF

  • 申请/专利权人 AMIR H. MOTTAEZ;MAHESH A. IYER;

    申请/专利号US201213563316

  • 发明设计人 AMIR H. MOTTAEZ;MAHESH A. IYER;

    申请日2012-07-31

  • 分类号G06F17/50;

  • 国家 US

  • 入库时间 2022-08-21 16:01:00

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号