首页> 外国专利> Integrated circuit structure incorporating one or more asymmetric field effect transistors as power gates for an electronic circuit with stacked symmetric field effect transistors

Integrated circuit structure incorporating one or more asymmetric field effect transistors as power gates for an electronic circuit with stacked symmetric field effect transistors

机译:具有一个或多个非对称场效应晶体管作为具有堆叠的对称场效应晶体管的电子电路的功率门的集成电路结构

摘要

Disclosed is an integrated circuit having an asymmetric FET as a power gate for an electronic circuit, which has at least two stacked symmetric field effect transistors. The asymmetric FET has an asymmetric halo configuration (i.e., a single source-side halo or a source-side halo with a higher dopant concentration than a drain-side halo) and an asymmetric source/drain extension configuration (i.e., the source extension can be overlapped to a greater extent by the gate structure than the drain extension and/or the source extension can have a higher dopant concentration than the drain extension). As a result, the asymmetric FET has a low off current. In operation, the asymmetric FET is turned off when the electronic circuit is placed in a standby state and, due to the low off current (Ioff), effectively reduces standby leakage current from the electronic circuit. Additionally, avoiding the use of stacked asymmetric field effect transistors within the electronic circuit itself prevents performance degradation due to reduced linear drain current (Idlin).
机译:公开了一种具有非对称FET作为电子电路的功率门的集成电路,其具有至少两个堆叠的对称场效应晶体管。非对称FET具有非对称的光晕配置(即,单个源极侧的光晕或掺杂浓度比漏极侧的光晕高的源极侧的光晕)和非对称的源极/漏极扩展结构(即,源极扩展可以栅极结构比漏极延伸部分更大程度地重叠,和/或源极延伸部分可以比漏极延伸部分具有更高的掺杂剂浓度。结果,非对称FET具有低截止电流。在操作中,当电子电路处于待机状态时,非对称FET会关闭,并且由于关断电流(Ioff)低,有效降低了电子电路的待机泄漏电流。另外,避免在电子电路本身中使用堆叠的不对称场效应晶体管可防止由于线性漏极电流(Idlin)减小而导致的性能下降。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号