首页> 外国专利> Simplified multi-threshold voltage scheme for fully depleted SOI MOSFETs

Simplified multi-threshold voltage scheme for fully depleted SOI MOSFETs

机译:完全耗尽的SOI MOSFET的简化多阈值电压方案

摘要

A method for semiconductor fabrication includes providing channel regions on a substrate including at least one Silicon Germanium (SiGe) channel region, the substrate including a plurality of regions including a first region and a second region. Gate structures are formed for a first n-type field effect transistor (NFET) and a first p-type field effect transistor (PFET) in the first region and a second NFET and a second PFET in the second region, the gate structure for the first PFET being formed on the SiGe channel region. The gate structure for the first NFET includes a gate material having a first work function and the gate structures for the first PFET, second NFET and second PFET include a gate material having a second work function such that multi-threshold voltage devices are provided.
机译:一种用于半导体制造的方法,包括在包括至少一个硅锗(SiGe)沟道区域的基板上提供沟道区域,该基板包括多个包括第一区域和第二区域的区域。在第一区域中形成用于第一n型场效应晶体管(NFET)和第一p型场效应晶体管(PFET)的栅极结构,在第二区域中形成用于第二NFET和第二PFET的栅极结构。第一PFET形成在SiGe沟道区上。用于第一NFET的栅极结构包括具有第一功函数的栅极材料,并且用于第一PFET,第二NFET和第二PFET的栅极结构包括具有第二功函数的栅极材料,从而提供了多阈值电压器件。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号