首页> 外国专利> Package substrate differential impedance optimization for 25 to 60 GBPS and beyond

Package substrate differential impedance optimization for 25 to 60 GBPS and beyond

机译:封装基板的差分阻抗优化为25至60 GBPS及以上

摘要

Package design method for semiconductor chip package for high speed SerDes signals for optimization of package differential impedance and reduction of package differential insertion loss and differential return loss at data rates of 25 to 60 Gb/s and beyond. The method optimizes parameters of vertical interconnections of BGA ball, via, and PTH, and around the joint between vertical and horizontal interconnections of traces. Also disclosed are examples of chip package designs for high speed SerDes signals, including one using 0.8 mm BGA ball pitch and IO-layer buildup substrate, one using 1 mm BGA ball pitch and 14-layer buildup substrate, one using 6-layer buildup substrate with signals routed on top and bottom metal layers with microstrip line structure, and one using 12-layer package substrate with unique via configuration, all of which achieve low substrate differential impedance discontinuity, reduced differential insertion loss and differential return loss between BGA balls and C4 bumps.
机译:用于高速SerDes信号的半导体芯片封装的封装设计方法,用于优化封装差分阻抗并降低25至60 Gb / s或更高数据速率下的封装差分插入损耗和差分回波损耗。该方法优化了BGA球,过孔和PTH的垂直互连的参数,以及走线的垂直和水平互连之间的接头周围的参数。还公开了用于高速SerDes信号的芯片封装设计的示例,包括一种使用0.8 mm BGA球距和IO层堆积基板,一种使用1 mm BGA球距和14层堆积基板,一种使用6层堆积基板的设计。信号在具有微带线结构的顶部和底部金属层上布线,一个信号使用具有独特通孔配置的12层封装基板,所有这些都实现了低基板差分阻抗不连续性,减少了BGA球和C4之间的差分插入损耗和差分回波损耗颠簸。

著录项

  • 公开/公告号US10410984B1

    专利类型

  • 公开/公告日2019-09-10

    原文格式PDF

  • 申请/专利权人 SARCINA TECHNOLOGY LLC;

    申请/专利号US201815984396

  • 发明设计人 LONGQIANG ZU;LI-CHANG HSIAO;

    申请日2018-05-20

  • 分类号H01L23/66;H04B1/40;G06F17/50;H01L23;H01L23/498;

  • 国家 US

  • 入库时间 2022-08-21 12:11:50

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号