首页> 外国专利> Vertical transistor with reduced gate length variation

Vertical transistor with reduced gate length variation

机译:栅极长度变化减小的垂直晶体管

摘要

Techniques for reducing gate length variation in VFET devices are provided. In one aspect, a method for forming a VFET device includes: forming a first and a second semiconductor layer as a stack on a substrate; patterning fins in the stack each of which extends completely through the second semiconductor layer and partway into the first semiconductor layer, and wherein portions of the second semiconductor layer in each of the fins include active fin channels; selectively thinning the active fin channels; forming sidewall spacers alongside the active fin channels; forming bottom source and drains at a base of the fins below the sidewall spacers; removing the sidewall spacers; forming bottom spacers on the bottom source and drains; forming gate stacks over the bottom spacers; forming top spacers on the gate stacks; and forming top source and drains on the top spacers. A VFET device is also provided.
机译:提供了用于减小VFET器件中的栅极长度变化的技术。在一个方面,一种用于形成VFET器件的方法包括:在基板上形成第一半导体层和第二半导体层作为叠层;以及将第一半导体层和第二半导体层形成为叠层。堆叠中的图案化鳍片,每个鳍片均完全延伸穿过第二半导体层并中途进入第一半导体层,并且其中每个鳍片中的第二半导体层的一部分包括有源鳍片通道;选择性地减薄有源鳍片通道;在有源鳍片通道旁边形成侧壁间隔物;在侧壁间隔物下方的鳍的底部形成底部源极和漏极。去除侧壁间隔物;在底部源极和漏极上形成底部间隔物;在底部隔离物上方形成栅极堆叠;在栅堆叠上形成顶部隔离物;在顶部隔离物上形成顶部源极和漏极。还提供了VFET器件。

著录项

相似文献

  • 专利
  • 外文文献
  • 中文文献
获取专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号