首页> 外文OA文献 >Implementation and Performance Analysis of Wishbone Shared Bus for Single Master-Multiple Slaves
【2h】

Implementation and Performance Analysis of Wishbone Shared Bus for Single Master-Multiple Slaves

机译:单主从多从属Wishbone共享总线的实现与性能分析

摘要

System on Chip interconnections are gaining importance as many IP cores are being integrated on a single chip and interconnect is the bottleneck for design speed. In this paper an asynchronous design comprised of single master and multiple slaves connected via point-to-point topology is analysed. This design resulted in large multiplexer, poor timing closure and consumed large interconnect area in FPGA. The aim of the thesis is to evaluate the system on-chip interconnections and implement the system with the synchronous shared bus interconnection. Many system-on-chip interconnections are reviewed in the thesis, which includes study of major types of buses from different vendors. Synchronous shared bus system is proposed as solution for the interconnections between single master and multiple slaves. Shared bus for the single master and multiple slaves is implemented using WISHBONE architecture and protocols for shared bus system. A general model is designed and implemented which is flexible to be tested for single master and any number of slaves. Performance evaluation is done for the design in terms of resource utilization and timings performance.
机译:片上系统互连越来越重要,因为许多IP内核都集成在单个芯片上,而互连是设计速度的瓶颈。本文分析了一个异步设计,该设计包含通过点对点拓扑连接的单个主设备和多个从设备。这种设计导致了大型的多路复用器,不良的时序收敛以及在FPGA中消耗了大量的互连面积。本文的目的是评估系统片上互连,并实现具有同步共享总线互连的系统。本文回顾了许多片上系统互连,其中包括对来自不同供应商的主要总线类型的研究。提出了同步共享总线系统作为单个主机和多个从机之间互连的解决方案。使用共享总线系统的WISHBONE体系结构和协议来实现单个主机和多个从机的共享总线。设计并实现了通用模型,该模型可以灵活地针对单个主机和任意数量的从机进行测试。在资源利用率和时序性能方面对设计进行了性能评估。

著录项

  • 作者

    Saleem Adnan;

  • 作者单位
  • 年度 2015
  • 总页数
  • 原文格式 PDF
  • 正文语种 en
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号