首页> 外文OA文献 >Efficient multiplier-less VLSI architectures for folded pipelined complex FFT core
【2h】

Efficient multiplier-less VLSI architectures for folded pipelined complex FFT core

机译:适用于折叠流水线复杂FFT内核的高效无乘法器VLSI架构

摘要

Fast Fourier transform (FFT) has become ubiquitous in many engineering applications. FFT is one of the most employed blocks in many communication and signal processing systems. Efficient algorithms are being designed to improve the architecture of FFT. Higher radix FFT algorithms have the traditional advantage of using less number of computational elements and are more suitable for calculating FFT of long data sequence. Among the different proposed algorithms, the split-radix FFT has shown considerable improvement in terms of reducing hardware complexity of the architecture compared to radix-2 and radix-4 FFT algorithms. Here radix-4, radix-8, and split-radix algorithms have been used in the design of different proposed complex FFT cores. The growing popularity of adopting virtual instrumentation (modular, customizable, software-defined instrumentation) has only became possible due to the use of LabVIEW with a highly interactive process known as graphical system design. The CompactRIO programmable automation controller is an advanced embedded control and data acquisition system designed for applications that require high performance and reliability. The work explains the real-time implementation of 256-point FFT and finding the power spectrum using LabVIEW and CompactRIO. New distributed arithmetic (NEDA) is one of the most used techniques in implementing multiplier-less architectures of many digital systems. In this thesis, four architectures for different FFT cores have been proposed: •Real-time implementation of FFT using CompactRIO •32-Point Complex FFT Core Using Split-Radix Algorithm •64-Point Complex FFT Core Using Radix-4 Algorithm •64-Point Complex FFT Core Using Radix-8 Algorithm The proposed designs have implemented in both FPGA as well as ASIC design flows. 180nm process technology is being used for ASIC implementation. The results show the improvements of proposed designs compared to the other existing architectures.
机译:快速傅立叶变换(FFT)在许多工程应用中已变得无处不在。 FFT是许多通信和信号处理系统中使用最多的模块之一。正在设计有效的算法来改善FFT的体系结构。高基数FFT算法具有使用较少计算元素的传统优势,并且更适合于计算长数据序列的FFT。与radix-2和radix-4 FFT算法相比,在提出的不同算法中,分割基数FFT在降低体系结构的硬件复杂性方面已显示出显着改进。在这里,基数4,基数8和分离基数算法已用于设计不同的建议复杂FFT核。采用虚拟仪器(模块化,可自定义,软件定义的仪器)的日益普及仅是由于LabVIEW与高度交互的过程(即图形系统设计)一起使用的缘故。 CompactRIO可编程自动化控制器是一种高级嵌入式控制和数据采集系统,专为要求高性能和可靠性的应用而设计。这项工作解释了256点FFT的实时实现,并使用LabVIEW和CompactRIO查找功率谱。新分布式算术(NEDA)是实现许多数字系统的无乘法器体系结构中最常用的技术之一。本文提出了四种针对不同FFT内核的架构:•使用CompactRIO实时实现FFT•使用分裂基数算法的32点复杂FFT内核•使用Radix-4算法的64点复杂FFT内核•64-使用Radix-8算法的点复数FFT核拟议的设计已在FPGA和ASIC设计流程中实现。 180nm工艺技术正用于ASIC实现。结果表明,与其他现有体系结构相比,建议的设计有所改进。

著录项

  • 作者

    Das Ansuman DiptiSankar;

  • 作者单位
  • 年度 2013
  • 总页数
  • 原文格式 PDF
  • 正文语种
  • 中图分类

相似文献

  • 外文文献
  • 中文文献
  • 专利

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号