首页> 外文期刊>IEICE transactions on information and systems >Architecture of an Asynchronous FPGA for Handshake-Component-Based Design
【24h】

Architecture of an Asynchronous FPGA for Handshake-Component-Based Design

机译:Architecture of an Asynchronous FPGA for Handshake-Component-Based Design

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel architecture of an asynchronous FPGA for handshake-component-based design. The handshake-component-based design is suitable for large-scale, complex asynchronous circuit because of its understandability. This paper proposes an area-efficient architecture of an FPGA that is suitable for handshake-component-based asynchronous circuit. Moreover, the Four-Phase Dual-Rail encoding is employed to construct circuits robust to delay variation because the data paths are programmable in FPGA. The FPGA based on the proposed architecture is implemented in a 65 nm process. Its evaluation results show that the proposed FPGA can implement handshake components efficiently.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号