首页> 外文期刊>IEICE transactions on electronics >Design and Performance of a Sub-Nano-Ampere Two-Stage Power Management Circuit in 0.35-μm CMOS for Dust-Size Sensor Nodes
【24h】

Design and Performance of a Sub-Nano-Ampere Two-Stage Power Management Circuit in 0.35-μm CMOS for Dust-Size Sensor Nodes

机译:Design and Performance of a Sub-Nano-Ampere Two-Stage Power Management Circuit in 0.35-μm CMOS for Dust-Size Sensor Nodes

获取原文
获取原文并翻译 | 示例
           

摘要

The design and performance of a sub-nanoampere two-stage power management circuit that uses off-chip capacitors for energy accumulation are presented. Focusing on the leakage current and the transition time of the power switch transistor, we estimated the minimum current for accumulating. On the basis of the results, we devised a two-stage power management architecture for sub-nanoampere operation. The simulated and experimental results for the power management circuit describe the accumulating operation with a 1-nA current source.

著录项

获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号