首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >SALE: Smartly Allocating Low-Cost Many-Bit ECC for Mitigating Read and Write Errors in STT-RAM Caches
【24h】

SALE: Smartly Allocating Low-Cost Many-Bit ECC for Mitigating Read and Write Errors in STT-RAM Caches

机译:销售:巧妙地分配低成本的数位ECC,用于缓解STT-RAM缓存中的读写错误

获取原文
获取原文并翻译 | 示例
           

摘要

Spin-transfer torque RAM (STT-RAM) is a future technology for ON-chip caches. However, it suffers from high read and write error rates. Concurrently dealing with these errors is quite challenging and incurs large performance overhead. This article proposes a smartly allocating low-cost many-bit ECC (SALE) scheme, which makes use of the low-cost many-bit error correction coding (ECC) to overcome this performance overhead. The low-cost many-bit ECC can fix many errors with low logic complexity and latency overheads. However, it requires a large number of parity bits. Therefore, SALE smartly uses low-cost many-bit ECC for only a certain type of cache lines and manages the corresponding large number of parity bits in the data array. SALE also introduces an ECC-free partition to reduce the ECC storage requirement for the STT-RAM caches. The cache lines belonging to an ECC-free partition do not have dedicated storage space for the ECC parity bits, thereby reducing the ECC storage requirement for the STT-RAM caches. Our experimental results demonstrate that SALE achieves performance close to that of an error-free cache by improving performance by 13% (16%) over the baseline scheme in single-core (quad-core) systems while requiring 50% less storage space for the ECC parity bits.
机译:旋转转印扭矩RAM(STT-RAM)是片上缓存的未来技术。但是,它遭受了高读写错误率。同时处理这些错误是非常具有挑战性的,并且遭受了大的性能开销。本文提出了巧妙地分配的低成本许多ECC(销售)方案,它利用低成本的许多误差校正编码(ECC)来克服这种性能开销。低成本的许多ECC可以解决具有低逻辑复杂度和延迟开销的许多错误。但是,它需要大量的奇偶校验位。因此,销售巧妙地使用低成本的许多ECC仅用于某种​​类型的高速缓存行,并管理数据阵列中的相应大量奇偶校验位。销售还介绍了无ECC的分区,以减少STT-RAM缓存的ECC存储要求。属于无ECC分区的高速缓存行没有ECC奇偶校验位的专用存储空间,从而降低了STT-RAM缓存的ECC存储要求。我们的实验结果表明,通过在单核(四核)系统中的基线方案上提高了13%(16%)的性能,销售易于实现无差错缓存的性能,同时需要50%的存储空间ECC奇偶校验位。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号