...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >GlitchLess: Dynamic Power Minimization in FPGAs Through Edge Alignment and Glitch Filtering
【24h】

GlitchLess: Dynamic Power Minimization in FPGAs Through Edge Alignment and Glitch Filtering

机译:GlitchLess:通过边缘对齐和毛刺滤波实现FPGA中的动态功耗最小化

获取原文
获取原文并翻译 | 示例
           

摘要

This paper describes GlitchLess, a circuit-level technique for reducing power in field-programmable gate arrays (FPGAs) by eliminating unnecessary logic transitions called glitches. This is done by adding programmable delay elements to the logic blocks of the FPGA. After routing a circuit and performing static timing analysis, these delay elements are programmed to align the arrival times of the inputs of each lookup table (LUT), thereby preventing new glitches from being generated. Moreover, the delay elements also behave as filters that eliminate other glitches generated by upstream logic or off-chip circuitry. On average, the proposed implementation eliminates 87% of the glitching, which reduces overall FPGA power by 17%. The added circuitry increases the overall FPGA area by 6% and critical-path delay by less than 1%. Furthermore, since it is applied after routing, the proposed technique requires little or no modifications to the routing architecture or computer-aided design (CAD) flow.
机译:本文介绍了GlitchLess,这是一种电路级技术,可通过消除称为毛刺的不必要逻辑转换来降低现场可编程门阵列(FPGA)的功耗。这是通过在FPGA的逻辑模块中添加可编程延迟元件来实现的。在对电路进行路由并执行静态时序分析之后,对这些延迟元件进行编程以对齐每个查找表(LUT)输入的到达时间,从而防止产生新的毛刺。此外,延迟元件还可以充当滤波器,以消除上游逻辑或片外电路所产生的其他毛刺。平均而言,所提出的实施方案消除了87%的毛刺,这使FPGA的整体功耗降低了17%。增加的电路使整个FPGA面积增加6%,关键路径延迟增加不到1%。此外,由于它是在路由之后应用的,因此所提出的技术几乎不需要或不需要对路由体系结构或计算机辅助设计(CAD)流程进行任何修改。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号