...
首页> 外文期刊>IEEE transactions on very large scale integration (VLSI) systems >A Low-Voltage Radiation-Hardened 13T SRAM Bitcell for Ultralow Power Space Applications
【24h】

A Low-Voltage Radiation-Hardened 13T SRAM Bitcell for Ultralow Power Space Applications

机译:用于超低功耗空间应用的低压辐射增强型13T SRAM位单元

获取原文
获取原文并翻译 | 示例
           

摘要

Continuous transistor scaling, coupled with the growing demand for low-voltage, low-power applications, increases the susceptibility of VLSI circuits to soft-errors, especially when exposed to extreme environmental conditions, such as those encountered by space applications. The most vulnerable of these circuits are memory arrays that cover large areas of the silicon die and often store critical data. Radiation hardening of embedded memory blocks is commonly achieved by implementing extremely large bitcells or redundant arrays and maintaining a relatively high operating voltage; however, in addition to the resulting area overhead, this often limits the minimum operating voltage of the entire system leading to significant power consumption. In this paper, we propose the first radiation-hardened static random access memory (SRAM) bitcell targeted at low-voltage functionality, while maintaining high soft-error robustness. The proposed 13T employs a novel dual-driven separated-feedback mechanism to tolerate upsets with charge deposits as high as 500 fC at a scaled 500-mV supply voltage. A 32×32 bit memory macro was designed and fabricated in a standard 0.18-μm CMOS process, showing full read and write functionality down to the subthreshold voltage of 300 mV. This is achieved with a cell layout that is only 2× larger than a reference 6T SRAM cell drawn with standard design rules.
机译:连续的晶体管定标,再加上对低压,低功率应用的需求不断增长,特别是在暴露于极端环境条件下(例如空间应用所遇到的情况)时,VLSI电路容易受到软错误的影响。这些电路中最易受攻击的是覆盖硅芯片大面积且通常存储关键数据的存储阵列。嵌入式存储模块的辐射硬化通常是通过实现极大的位单元或冗余阵列并保持较高的工作电压来实现的。然而,除了产生的面积开销之外,这通常还限制了整个系统的最小工作电压,从而导致了巨大的功耗。在本文中,我们提出了针对低电压功能的第一个辐射硬化静态随机存取存储器(SRAM)位单元,同时保持了较高的软错误鲁棒性。拟议的13T采用新颖的双驱动分离反馈机制,可以承受在500 mV缩放电源电压下高达500 fC的电荷沉积。在标准的0.18-μmCMOS工艺中设计和制造了一个32×32位的存储器宏,该器件在低至300 mV的亚阈值电压下仍具有完整的读写功能。这是通过仅比使用标准设计规则绘制的参考6T SRAM单元大2倍的单元布局来实现的。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号