...
首页> 外文期刊>Very Large Scale Integration (VLSI) Systems, IEEE Transactions on >A Fully Digital Front-End Architecture for ECG Acquisition System With 0.5 V Supply
【24h】

A Fully Digital Front-End Architecture for ECG Acquisition System With 0.5 V Supply

机译:具有0.5 V电源的ECG采集系统的全数字前端架构

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a new power-efficient electrocardiogram acquisition system that uses a fully digital architecture to reduce the power consumption and chip area. The proposed architecture is compatible with digital CMOS technology and is capable of operating with a low supply voltage of 0.5 V. In this architecture, no analog block, e.g., low-noise amplifier (LNA), and filters, and no passive elements, such as ac coupling capacitors, are used. A moving average voltage-to-time converter is used, which behaves instead of the LNA and antialiasing filter. A digital feedback loop is employed to cancel the impact of the dc offset on the circuit, which eliminates the need for coupling capacitors. The circuit is implemented in 0.18-um CMOS process. The simulation results show that the front-end circuit consumes 274 nW of power.
机译:本文提出了一种新型的高效心电图采集系统,该系统使用全数字架构来减少功耗和芯片面积。所提出的架构与数字CMOS技术兼容,并且能够在0.5 V的低电源电压下工作。在这种架构中,没有模拟模块(例如,低噪声放大器(LNA)和滤波器),也没有无源元件,例如用作交流耦合电容器。使用的是移动平均电压至时间转换器,其功能代替了LNA和抗混叠滤波器。采用数字反馈环路来消除直流偏移对电路的影响,从而消除了对耦合电容器的需求。该电路采用0.18um CMOS工艺实现。仿真结果表明,前端电路消耗274 nW的功率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号