首页> 外文期刊>Solid-State Circuits Magazine, IEEE >Analog-to-Digital Converter-Based Serial Links: An Overview
【24h】

Analog-to-Digital Converter-Based Serial Links: An Overview

机译:基于模数转换器的串行链路:概述

获取原文
获取原文并翻译 | 示例
           

摘要

The ever-increasing number of networked devices and cloud computing applications has created dramatic growth in data center traffic. This necessitates that the serial links that perform the communication between ICs in these systems must operate at higher per-channel data rates, with proposed Ethernet and Optical Internetworking Forum standards supporting 56 Gb/s and scaling beyond 100 Gb/s in the future. However, the large amount of frequency-dependent loss present in conventional electrical channels makes the use of common two-level pulse amplitude modulation (PAM-2) challenging without significant infrastructure upgrades. This motivates the use of the more spectrally efficient four-level PAM (PAM-4). While PAM-4 has a Nyquist frequency half of PAM-2, it is more sensitive to residual intersymbol interference (ISI). Thus, receiver front ends often employ large tap-count feed-forward equalizers (FFEs) that are difficult to robustly implement in the analog domain due to process, voltage, and temperature variations.
机译:联网设备和云计算应用程序的数量不断增加,已导致数据中心流量的急剧增长。这就要求在这些系统中的IC之间执行通信的串行链路必须以更高的每通道数据速率运行,而提议的以太网和光互联论坛标准将支持56 Gb / s,并且将来可扩展至100 Gb / s以上。但是,常规电气通道中存在大量的频率相关损耗,这使得在不进行重大基础架构升级的情况下使用常见的两级脉冲幅度调制(PAM-2)带来了挑战。这激发了使用频谱效率更高的四级PAM(PAM-4)。虽然PAM-4的奈奎斯特频率是PAM-2的一半,但它对残留符号间干扰(ISI)更为敏感。因此,接收机前端经常采用大抽头计数前馈均衡器(FFE),由于过程,电压和温度变化,很难在模拟域中稳健地实现这些均衡器。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号