...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >A low-power segmented nonlinear DAC-based direct digital frequency synthesizer
【24h】

A low-power segmented nonlinear DAC-based direct digital frequency synthesizer

机译:一种基于低功耗分段非线性DAC的直接数字频率合成器

获取原文
获取原文并翻译 | 示例
           

摘要

A 2.5-V CMOS direct digital frequency synthesizer (DDFS) with 12 bits of phase resolution and 11 bits of amplitude resolution is presented. Low power consumption is achieved using a nonlinear digital-to-analog converter (DAC). To further reduce power and area, a new technique is proposed to segment the non-linear DAC into a coarse nonlinear DAC and a number of fine nonlinear sub-DACs. The DDFS fabricated in a 0.25-Μm CMOS process occupies an active area of 1.4 mm2. For a clock frequency of 300 MHz, it consumes 240 mW and the spurious-free dynamic range is less than 51 dB for output frequencies up to 3/8 of the clock frequency.
机译:提出了具有12位相位分辨率和11位幅度分辨率的2.5V CMOS直接数字频率合成器(DDFS)。使用非线性数模转换器(DAC)可实现低功耗。为了进一步降低功耗和面积,提出了一种将非线性DAC分为粗略的非线性DAC和许多精细的非线性子DAC的新技术。以0.25μmCMOS工艺制造的DDFS占据1.4mm 2的有效面积。对于300 MHz的时钟频率,其功耗为240 mW,对于高达3/8时钟频率的输出频率,无杂散动态范围小于51 dB。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号