...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >55-mW 200-MSPS 10-bit Pipeline ADCs for Wireless Receivers
【24h】

55-mW 200-MSPS 10-bit Pipeline ADCs for Wireless Receivers

机译:用于无线接收器的55mW 200-MSPS 10位流水线ADC

获取原文
获取原文并翻译 | 示例
           

摘要

A new power reduction technique for analog-to-dig-ital converters (ADCs) is proposed in this paper. The power reduction technique is a kind of amplifier sharing technique and it is suitable for ADCs in a wireless receiver. A test chip, which contains two ADCs, is fabricated in 90-nm 1-poly 7-metal CMOS technology. The 10-bit ADC dissipates 55 mW from 1.2-V supply, when the ADC operates at 200 mega-samples per second (MSPS). The 10-bit, 200-MSPS ADCs achieve maximum differential non-linearity (DNL) of 0.66 least significant bit (LSB), maximum integral nonlinearity (INL) of 1.00 LSB, a spurious-free dynamic range (SFDR) of 66.5 dB and a peak signal-to-noise plus distortion ratio (SNDR) of 54.4 dB that corresponds to 8.7 effective number of bits (ENOB). The active area is 1.8 mm × 1.4 mm.
机译:本文提出了一种新的模数转换器(ADC)的功耗降低技术。功率降低技术是一种放大器共享技术,适用于无线接收器中的ADC。包含两个ADC的测试芯片采用90nm 1-poly 7-金属CMOS技术制造。当ADC以每秒200兆采样(MSPS)的速度工作时,该10位ADC的1.2V电源消耗的功耗为55mW。 10位200MSPS ADC的最大差分非线性(DNL)为0.66最低有效位(LSB),最大积分非线性(INL)为1.00 LSB,无杂散动态范围(SFDR)为66.5 dB, 54.4 dB的峰值信噪比和失真比(SNDR),对应于8.7有效位数(ENOB)。有效区域为1.8毫米×1.4毫米。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号