首页> 外文期刊>IEEE Journal of Solid-State Circuits >A Wide-Range Mixed-Mode DLL for a Combination 512 Mb 2.0 Gb/s/pin GDDR3 and 2.5 Gb/s/pin GDDR4 SDRAM
【24h】

A Wide-Range Mixed-Mode DLL for a Combination 512 Mb 2.0 Gb/s/pin GDDR3 and 2.5 Gb/s/pin GDDR4 SDRAM

机译:适用于512 Mb 2.0 Gb / s / pin GDDR3和2.5 Gb / s / pin GDDR4 SDRAM组合的大范围混合模式DLL

获取原文
获取原文并翻译 | 示例
           

摘要

A mixed-mode delay-locked loop (MDLL) for a 512 Mb graphics SDRAM is presented in this paper. The MDLL extends its lock range into the gigahertz realm by applying clock division and analog phase generation (APG). The divided clock from the MDLL is used for clocking logic and tracking deterministic access latency in the SDRAM. A short discussion of some of the side effects and advantages of using a divided, multi-phase clock for logic operation is presented. A low-power clock distribution network (CDN) based on the presented MDLL is also disclosed. Fabricated in a 1.5 V 95 nm triple-metal CMOS process, the MDLL achieves a measured RMS jitter of 4.6 ps and peak-to-peak jitter of 38 ps at GDDR4 mode with a 1 GHz clock. Power consumption for the entire MDLL-based CDN is 107 mW at 800 MHz and 1.5 V.
机译:本文提出了用于512 Mb图形SDRAM的混合模式延迟锁定环(MDLL)。通过应用时钟分频和模拟相位生成(APG),MDLL将其锁定范围扩展到了千兆赫兹领域。来自MDLL的分频时钟用于时钟逻辑和跟踪SDRAM中的确定性访问延迟。简要讨论了使用分频多相时钟进行逻辑操作的一些副作用和优点。还公开了一种基于提出的MDLL的低功耗时钟分配网络(CDN)。 MDLL采用1.5 V 95 nm三金属CMOS工艺制造,在1 GHz时钟的GDDR4模式下,可测得RMS抖动为4.6 ps,峰峰值抖动为38 ps。整个基于MDLL的CDN的功耗在800 MHz和1.5 V时为107 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号