...
首页> 外文期刊>IEEE Journal of Solid-State Circuits >Concurrent error-detectable butterfly chip for real-time FFT processing through time redundancy
【24h】

Concurrent error-detectable butterfly chip for real-time FFT processing through time redundancy

机译:并发错误检测蝶形芯片,通过时间冗余进行实时FFT处理

获取原文
获取原文并翻译 | 示例
           

摘要

The chip design for a fast Fourier transform (FFT) butterfly module using a novel concurrent error detection (CED) technique is presented. It is a time-redundant realization based on the direct complex computation approach. By the use of symmetry and the exchanging design strategy, the recomputation step can be performed by interleaving the circuits for the real and imaginary parts in a complex function. It leads to a lower hardware overhead (about 7/(4n+8), where n is the word length), and the error detection capability is as robust as that of the duplicated module technique. The CED butterfly is designed in 1.2- mu m CMOS technology, using the structural silicon complier. The theoretical analysis and experimental results are presented. It is shown that the design is very attractive for real-time high-reliability DSP systems. Its regular structure make the proposed algorithm and architecture easy to implement in VLSI or WSI.
机译:提出了一种使用新型并行错误检测(CED)技术的快速傅里叶变换(FFT)蝶形模块的芯片设计。它是基于直接复杂计算方法的时间冗余实现。通过使用对称性和交换设计策略,可以通过在复杂函数中交织实部和虚部的电路来执行重新计算步骤。它导致较低的硬件开销(大约7 /(4n + 8),其中n是字长),并且错误检测功能与复制模块技术一样强大。 CED蝴蝶采用结构化的硅编译器,采用1.2微米CMOS技术进行设计。给出了理论分析和实验结果。结果表明,该设计对于实时高可靠性DSP系统非常有吸引力。它的规则结构使所提出的算法和体系结构易于在VLSI或WSI中实现。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号