...
首页> 外文期刊>Microprocessors and microsystems >A low power multi-rate decoder hardware for IEEE 802.11 n LDPC codes
【24h】

A low power multi-rate decoder hardware for IEEE 802.11 n LDPC codes

机译:适用于IEEE 802.11n LDPC码的低功耗多速率解码器硬件

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we present a low power multi-rate decoder hardware for low density parity check (LDPC) codes used in IEEE 802.11n wireless Local Area Network standard and we propose two novel techniques, sub-matrix reordering and differential shifting, for reducing the power consumption of a LDPC decoder hardware. The proposed hardware is a hybrid LDPC decoder and it implements layered min-sum decoding algorithm. The LDPC decoder hardware is implemented in Verilog HDL and it is verified to work correctly for all 12 block length and code rate combinations specified in the standard. We applied glitch reduction, sub-matrix reordering and differential shifting techniques to our multi-rate LDPC decoder hardware, and they reduced its power consumption on a Xilinx Virtex II FPGA by 25.93% on the average with a maximum reduction of 32.68% achieved for block length 648 and code rate 5/6. These techniques do not affect the bit error rate of a LDPC decoder hardware.
机译:在本文中,我们介绍了一种用于IEEE 802.11n无线局域网标准中的低密度奇偶校验(LDPC)码的低功耗多速率解码器硬件,并提​​出了两种新颖的技术,即子矩阵重排序和差分移位,以减少LDPC解码器硬件的功耗。所提出的硬件是一种混合LDPC解码器,它实现了分层的最小和解码算法。 LDPC解码器硬件在Verilog HDL中实现,并且经过验证可在标准中指定的所有12个块长度和编码率组合下正常工作。我们在多速率LDPC解码器硬件上应用了毛刺减少,子矩阵重新排序和差分移位技术,它们在Xilinx Virtex II FPGA上的功耗平均降低了25.93%,最大降低了32.68%。长度648和编码率5/6。这些技术不会影响LDPC解码器硬件的误码率。

著录项

  • 来源
    《Microprocessors and microsystems》 |2012年第3期|p.159-166|共8页
  • 作者单位

    Faculty of Engineering and Natural Sciences, Sabanci University, 34956 Tuzla, Istanbul, Turkey;

    Faculty of Engineering and Natural Sciences, Sabanci University, 34956 Tuzla, Istanbul, Turkey;

    Faculty of Engineering and Natural Sciences, Sabanci University, 34956 Tuzla, Istanbul, Turkey;

    Faculty of Engineering and Natural Sciences, Sabanci University, 34956 Tuzla, Istanbul, Turkey;

    Faculty of Engineering and Natural Sciences, Sabanci University, 34956 Tuzla, Istanbul, Turkey;

  • 收录信息 美国《科学引文索引》(SCI);美国《工程索引》(EI);
  • 原文格式 PDF
  • 正文语种 eng
  • 中图分类
  • 关键词

    LDPC codes; IEEE 802.1 In; LDPC decoder hardware; low power; FPGA;

    机译:LDPC码;IEEE 802.1输入;LDPC解码器硬件;低电量;现场可编程门阵列;

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号