...
首页> 外文期刊>Journal of VLSI signal processing systems >A Low Complexity and Low Power SoC Design Architecture for Adaptive MAI Suppression in CDMA Systems
【24h】

A Low Complexity and Low Power SoC Design Architecture for Adaptive MAI Suppression in CDMA Systems

机译:用于CDMA系统中自适应MAI抑制的低复杂度和低功耗SoC设计架构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, we propose a reduced complexity and power efficient System-on-Chip (SoC) architecture for adaptive interference suppression in CDMA systems. The adaptive Parallel-Residue-Compensation architecture leads to significant performance gain over the conventional interference cancellation algorithms. The multi-code commonality is explored to avoid the direct Interference Cancellation (IC), which reduces the IC complexity from O(K~2N) to O(KN). The physical meaning of the complete versus weighted IC is applied to clip the weights above a certain threshold so as to reduce the VLSI circuit activity rate. Novel scalable SoC architectures based on simple combinational logic are proposed to eliminate dedicated multipliers with at least 10 x saving in hardware resource. A Catapult C High Level Synthesis methodology is apply to explore the VLSI design space extensively and achieve at least 4x speedup. Multi-stage Convergence-Masking-Vector combined with clock gating is proposed to reduce the VLSI dynamic power consumption by up to 90%.
机译:在本文中,我们为CDMA系统中的自适应干扰抑制提出了一种降低复杂性和低功耗的片上系统(SoC)架构。与传统的干扰消除算法相比,自适应并行残差补偿架构可显着提高性能。为了避免直接干扰消除(IC),将多码通用性进行探索,从而避免了将IC复杂度从O(K〜2N)降低到O(KN)。完整IC与加权IC的物理含义适用于将权重限制在某个阈值以上,从而降低VLSI电路的活动率。提出了基于简单组合逻辑的新型可扩展SoC架构,以消除专用乘法器,从而节省至少10倍的硬件资源。 Catapult C高级综合方法​​学可用于广泛探索VLSI设计空间,并至少达到4倍的加速。提出了与时钟门控相结合的多级融合掩码向量,以将VLSI动态功耗降低多达90%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号