首页> 外文期刊>Journal of Circuits, Systems, and Computers >SELF-TIMED ARCHITECTURE FOR MASKED SUCCESSIVE APPROXIMATION ANALOG-TO-DIGITAL CONVERSION
【24h】

SELF-TIMED ARCHITECTURE FOR MASKED SUCCESSIVE APPROXIMATION ANALOG-TO-DIGITAL CONVERSION

机译:掩膜成功近似模拟到数字转换的自定时体系结构

获取原文
获取原文并翻译 | 示例
           

摘要

In this paper, a novel architecture for self-timed analog-to-digital conversion is presented and designed using the NULL Convention Logic (NCL) paradigm. This analog-to-digital converter (ADC) employs successive approximation and a one-hot encoded masking technique to digitize analog signals. The architecture scales readily to any given resolution by utilizing the one-hot encoded scheme to permit identical logical components for each bit of resolution. The four-bit configuration of the proposed design has been implemented and assessed via simulation in 0.18-μm CMOS technology. Furthermore, the ADC may be interfaced with either synchronous or four-phase asynchronous digital systems.
机译:在本文中,提出了一种使用NULL约定逻辑(NCL)范式进行自定时模数转换的新颖体系结构。该模数转换器(ADC)采用逐次逼近和单热编码掩蔽技术来数字化模拟信号。通过利用单热编码方案,该体系结构可以轻松地扩展到任何给定的分辨率,以允许每个分辨率位使用相同的逻辑分量。拟议设计的四位配置已通过0.18μmCMOS技术的仿真来实现和评估。此外,ADC可以与同步或四相异步数字系统接口。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号