...
首页> 外文期刊>International journal of reconfigurable computing >Frequency Optimization Objective during System Prototyping on Multi-FPGA Platform
【24h】

Frequency Optimization Objective during System Prototyping on Multi-FPGA Platform

机译:在多FPGA平台上进行系统原型设计时的频率优化目标

获取原文
获取原文并翻译 | 示例
           

摘要

Multi-FPGA hardware prototyping is becoming increasingly important in the system on chip design cycle. However, after partitioning the design on the multi-FPGA platform, the number of inter-FPGA signals is greater than the number of physical connections available on the prototyping board. Therefore, these signals should be time-multiplexed which lowers the system frequency. The way in which the design is partitioned affects the number of inter-FPGA signals. In this work, we propose a set of constraints to be taken into account during the partitioning task. Then, the resulting inter-FPGA signals are routed with an iterative routing algorithm in order to obtain the best multiplexing ratio. Indeed, signals are grouped and then routed using the intra-FPGA routing algorithm: Pathfinder. This algorithm is adapted to deal with the inter-FPGA routing problem. Many scenarios are proposed to obtain the most optimized results in terms of prototyping system frequency. Using this technique, the system frequency is improved by an average of 12.8% compared to constructive routing algorithm.
机译:在片上系统设计周期中,多FPGA硬件原型设计变得越来越重要。但是,在多FPGA平台上划分设计后,FPGA间信号的数量大于原型板上可用的物理连接的数量。因此,这些信号应进行时分复用,从而降低系统频率。设计的划分方式会影响FPGA间信号的数量。在这项工作中,我们提出了在分区任务期间要考虑的一组约束。然后,使用迭代路由算法对所得的FPGA间信号进行路由,以获得最佳复用率。实际上,信号被分组,然后使用FPGA内部路由算法Pathfinder进行路由。该算法适用于处理FPGA间路由问题。提出了许多方案来获得原型系统频率方面最优化的结果。与构造路由算法相比,使用该技术可使系统频率平均提高12.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号