...
首页> 外文期刊>IEICE Transactions on Electronics >Low-Power Motion-Vector Detection VLSI Processor Based on Pass-Gate Logic with Dynamic Supply-Voltage/Clock-Frequency Scaling
【24h】

Low-Power Motion-Vector Detection VLSI Processor Based on Pass-Gate Logic with Dynamic Supply-Voltage/Clock-Frequency Scaling

机译:具有动态电源电压/时钟频率缩放比例的通过门逻辑的低功耗运动矢量检测VLSI处理器

获取原文
获取原文并翻译 | 示例
           

摘要

A new circuit technique based on pass-gate logic with dynamic supply-voltage and clock-frequency control is proposed for a low-power motion-vector detection VLSI processor. Since the pass-gate logic style has potential advantages that have small equivalent stray capacitance and small number of short-circuit paths, its circuit implementation makes it possible to reduce the power dissipation with maintaining high-speed switching capability. In case the calculation result is obtained on the way of calculation steps, additional power saving is also achieved by combining the pass-gate logic circuitry with a mechanism that dynamically scales down the supply voltage and the clock frequency while maintaining the calculation throughput. As a typical example, a sum of absolute differences (SAD) unit in a motion-vector detection VLSI processor is implemented and its efficiency in power saving is demonstrated.
机译:针对低功耗运动矢量检测VLSI处理器,提出了一种基于通过门逻辑,具有动态电源电压和时钟频率控制的新电路技术。由于通过门逻辑样式具有潜在的优点,即等效寄生电容较小且短路路径数量较少,因此其电路实现方式可以在保持高速开关能力的同时降低功耗。如果通过计算步骤获得计算结果,则还可以通过将通过门逻辑电路与一种在保持计算吞吐量的同时动态缩小电源电压和时钟频率的机制相结合,从而进一步节省功耗。作为典型示例,实现了运动矢量检测VLSI处理器中的绝对差之和(SAD)单元,并展示了其节电效率。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号