首页> 外文期刊>IEICE Transactions on Electronics >Implementation of a Partially Reconfigurable Multi-Context FPGA Based on Asynchronous Architecture
【24h】

Implementation of a Partially Reconfigurable Multi-Context FPGA Based on Asynchronous Architecture

机译:基于异步架构的部分可重配置多上下文FPGA的实现

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a novel architecture to increase the hardware utilization in multi-context field programmable gate arrays (MC-FPGAs). Conventional MC-FPGAs use dedicated tracks to transfer context-ID bits. As a result, hardware utilization ratio decreases, since it is very difficult to map different contexts, area efficiently. It also increases the context switching power, area and static power of the context-ID tracks. The proposed MC-FPGA uses the same wires to transfer both data and context-ID bits from cell to cell. As a result, programs can be mapped area efficiently by partitioning them into different contexts. An asynchronous multi-context logic block architecture to increase the processing speed of the multiple contexts is also proposed. The proposed MC-FPGA is fabricated using 6-metal 1-poly CMOS design rules. The data and context-ID transfer delays are measured to be 2.03ns and 2.26ns respectively. We achieved 30% processing time reduction for the SAD based correspondance search algorithm.
机译:本文提出了一种新颖的体系结构,可以提高多上下文现场可编程门阵列(MC-FPGA)中的硬件利用率。常规的MC-FPGA使用专用磁道来传输上下文ID位。结果,由于很难有效地映射不同的上下文区域,因此硬件利用率降低。它还增加了上下文ID轨道的上下文切换功率,面积和静态功率。所提出的MC-FPGA使用相同的导线在单元之间传输数据和上下文ID位。结果,可以通过将程序划分为不同的上下文来有效地将其映射到区域。还提出了一种异步多上下文逻辑块体系结构,以提高多个上下文的处理速度。所提出的MC-FPGA是使用6金属1多晶硅CMOS设计规则制造的。数据和上下文ID传输延迟的测量值分别为2.03ns和2.26ns。对于基于SAD的对应搜索算法,我们将处理时间减少了30%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号