首页> 外文期刊>Power Electronics, IEEE Transactions on >A System-in-Package (SiP) With Mounted Input Capacitors for Reduced Parasitic Inductances in a Voltage Regulator
【24h】

A System-in-Package (SiP) With Mounted Input Capacitors for Reduced Parasitic Inductances in a Voltage Regulator

机译:具有安装的输入电容器的系统级封装(SiP),可降低稳压器中的寄生电感

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a system-in-package (SiP) that mounts an input capacitor for voltage regulators. The SiP has a low power loss of 3.8 W at a switching frequency of 1 MHz, input voltage of 12 V, and output current of 25 A. The parasitic inductance of this SiP is 56% that of the previously reported SiP, which had the input capacitor mounted on the printed circuit board, and this reduction is due to the short current loop from the input capacitor to the MOSFETs. As a result, the power loss can be reduced by 20% for the same spike voltage. The high-side MOSFET die is flipped so that the drain electrode faces up, facilitating the connection of the drain electrode of the high-side MOSFET and the source electrode of the low-side MOSFET to the mounted input capacitor. The authors also propose a way to estimate the parasitic inductance experimentally, not from a current measurement such as with a shunt resistor and a current probe, but from the ringing frequency when the high-side MOSFET is switched and the output capacitance C oss of the MOSFET being on the off state.
机译:本文提出了一种系统级封装(SiP),其中安装了用于稳压器的输入电容器。 SiP在1 MHz的开关频率,12 V的输入电压和25 A的输出电流下具有3.8 W的低功耗。此SiP的寄生电感是先前报道的SiP的56%。输入电容器安装在印刷电路板上,这种减少是由于从输入电容器到MOSFET的短路电流回路。结果,对于相同的尖峰电压,功率损耗可以降低20%。翻转高端MOSFET管芯,使漏极朝上,有助于将高端MOSFET的漏极和低端MOSFET的源极连接至已安装的输入电容器。作者还提出了一种通过实验估算寄生电感的方法,而不是通过电流测量(例如使用分流电阻器和电流探头)来估算寄生电感,而是通过高端MOSFET开关时的振铃频率和输出电容C oss来估算寄生电感。 MOSFET处于关闭状态。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号