首页> 外文期刊>IEEE Transactions on Power Electronics >A High Power Density Series-Stacked Energy Buffer for Power Pulsation Decoupling in Single-Phase Converters
【24h】

A High Power Density Series-Stacked Energy Buffer for Power Pulsation Decoupling in Single-Phase Converters

机译:用于单相转换器中功率脉动去耦的高功率密度串联堆叠式能量缓冲器

获取原文
获取原文并翻译 | 示例
           

摘要

A high-efficiency, high-power-density buffer architecture is proposed for power pulsation decoupling in power conversion between dc and single-phase ac. We present an active decoupling solution that yields improved efficiency and reduced circuit complexity compared to existing solutions. In the proposed architecture, the main energy storage capacitor is connected in series with an active buffer converter across the dc bus. The series-stacked capacitor blocks the majority of the dc bus voltage to reduce the voltage stress on the buffer converter, such that fast, low-voltage transistors can be employed for the buffer converter. Moreover, the series capacitor provides the majority of the power pulsation decoupling through a wide voltage swing, and the buffer converter only needs to process a small fraction of the total power of the entire architecture, allowing a very small active circuit volume and very high system efficiency. The circuit operation and design constraints are analyzed in detail. In the proposed buffer architecture, the series stacking of a nearly lossless capacitor and a lossy converter presents a challenge of capacitor voltage balancing and power loss compensation. We propose a control scheme exploiting the small ripple in the bus voltage and dc input current to compensate for the power loss in the buffer converter while maintaining the voltage balance. Light-load techniques are also introduced to ensure that the buffer architecture meets strict ripple requirements while providing sufficient loss compensation. A 2-kW hardware prototype based on low-voltage GaN switches has been built to demonstrate the performance of the proposed solution. A power density of 25 W/cm 3 (410 W/in 3) by rectangular box volume and an efficiency above 98.9% across a wide load range has been experimentally verified.
机译:提出了一种高效,高功率密度的缓冲器架构,用于在直流和单相交流电之间进行功率脉冲去耦。我们提出了一种有源去耦解决方案,与现有解决方案相比,该解决方案可提高效率并降低电路复杂性。在所提出的架构中,主储能电容器通过直流总线与有源缓冲转换器串联。串联堆叠的电容器阻挡了大部分直流总线电压,以减少缓冲转换器上的电压应力,因此可以将快速,低压晶体管用于缓冲转换器。此外,串联电容器可通过宽幅电压摆幅提供大部分功率脉冲去耦,而缓冲转换器仅需要处理整个架构总功率的一小部分,从而可实现非常小的有源电路体积和非常高的系统效率。详细分析了电路操作和设计约束。在提出的缓冲器架构中,几乎无损的电容器和有损的转换器的串联堆叠提出了电容器电压平衡和功率损耗补偿的挑战。我们提出了一种控制方案,该方案利用总线电压和直流输入电流中的小纹波来补偿缓冲转换器中的功率损耗,同时保持电压平衡。还引入了轻载技术,以确保缓冲器架构满足严格的纹波要求,同时提供足够的损耗补偿。已经构建了基于低压GaN开关的2kW硬件原型,以演示所提出解决方案的性能。通过矩形箱体积计算出的功率密度为25 W / cm 3(410 W / in 3),在宽负载范围内的效率均高于98.9%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号