...
首页> 外文期刊>IEEE Transactions on Nuclear Science >Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers
【24h】

Achieving Picosecond-Level Phase Stability in Timing Distribution Systems With Xilinx Ultrascale Transceivers

机译:使用赛灵思超大规模收发器在定时分配系统中实现皮秒级相位稳定性

获取原文
获取原文并翻译 | 示例
   

获取外文期刊封面封底 >>

       

摘要

This article discusses the challenges posed on the field-programmable gate array (FPGA) transceivers in terms of phase-determinism requirements for timing distribution at the Large Hadron Collider (LHC) experiments. Having a fixed phase after startups is a major requirement, and the typical phase variations observed in the order of tens of picoseconds after startups while using the state-of-the-art design techniques are no longer sufficient. Each limitation observed in the transmitter and receiver paths of the high-speed transceivers embedded in the Xilinx Ultrascale FPGA family is further investigated and solutions are proposed. Tests in hardware using Xilinx FPGA evaluation boards are presented. In addition to a higher phase determinism, the techniques presented make it possible to fine-tune the skew of a link with a picosecond resolution, greatly simplifying clock-domain crossing inside the FPGAs and providing better short-term stability for the FPGA-recovered clock in a high-speed link.
机译:本文讨论了在大型强子对撞机(LHC)实验中对时序分配的相位确定性要求方面对现场可编程门阵列(FPGA)收发器提出的挑战。启动后具有固定的相位是主要要求,并且在启动后使用最新的设计技术观察到的典型相位变化在几十皮秒的数量级中已不再足够。进一步研究了Xilinx Ultrascale FPGA系列中嵌入的高速收发器的发射器和接收器路径中的每个限制,并提出了解决方案。展示了使用Xilinx FPGA评估板进行的硬件测试。除了更高的相位确定性外,所展示的技术还可以以皮秒分辨率微调链接的偏斜,从而大大简化了FPGA内部的时钟域交叉,并为FPGA恢复的时钟提供了更好的短期稳定性。在高速链接中。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号