...
首页> 外文期刊>IEEE Transactions on Computer-Aided Design of Integrated Circuits and Systems >Performance-driven event-based synchronization for multi-FPGA simulation accelerator with event time-multiplexing bus
【24h】

Performance-driven event-based synchronization for multi-FPGA simulation accelerator with event time-multiplexing bus

机译:具有事件时间多路复用总线的多FPGA仿真加速器的基于性能的基于事件的同步

获取原文
获取原文并翻译 | 示例
           

摘要

Simulation is the most viable solution for the functional verification of system-on-chip (SoC). The acceleration of simulation with multi-field programmable gate array (multi-FPGA) emulator is a promising method to comply with the increasing complexity and large gate capacity of SoC. Time multiplexing of interconnection wires is the inevitable solution to solve the pin limitation problem that limits the gate utilization of FPGAs and speed of multi-FPGA simulation accelerators. The most time-consuming factor of multi-FPGA simulation acceleration is the synchronization time between a software simulator and a multi-FPGA system and the inter-FPGA synchronization time. This paper proposes a performance-driven signal synchronization mechanism for a simulation accelerator with multiple FPGAs using time-multiplexed interconnection. The event-based signal synchronization optimizes the synchronization time between a software simulator and the multi-FPGA system as well as the synchronization time among FPGAs. The synchronization time among FPGAs is optimized by circuit partitioning considering the signal probability, net dependency reduction, and efficient net clustering to reduce addressing overhead. The synchronization time between the software simulator and the multi-FPGA system is also optimized by exploiting the event probability of primary nets. Experiments show that the synchronization time is reduced to 6.2-9.8% of traditional mechanisms.
机译:对于片上系统(SoC)的功能验证,仿真是最可行的解决方案。利用多场可编程门阵列(multi-FPGA)仿真器加速仿真是一种有前途的方法,可以满足日益增长的SoC的复杂性和大门容量的要求。互连线的时分复用是解决引脚限制问题的必然解决方案,该问题限制了FPGA的门利用率和多FPGA仿真加速器的速度。多FPGA仿真加速最耗时的因素是软件仿真器与多FPGA系统之间的同步时间以及FPGA间同步时间。本文提出了一种性能驱动的信号同步机制,该机制用于具有多个使用时分互连的FPGA的仿真加速器。基于事件的信号同步优化了软件模拟器与多FPGA系统之间的同步时间以及FPGA之间的同步时间。通过考虑信号概率,网络依赖减少和有效的网络群集以减少寻址开销的电路划分,可以优化FPGA之间的同步时间。通过利用主网络的事件概率,还可以优化软件模拟器和Multi-FPGA系统之间的同步时间。实验表明,同步时间减少到传统机制的6.2-9.8%。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号