首页> 外文期刊>IEEE Transactions on Circuits and Systems. 1 >An MOS four-quadrant analog multiplier based on the multitail technique using a quadritail cell as a multiplier core
【24h】

An MOS four-quadrant analog multiplier based on the multitail technique using a quadritail cell as a multiplier core

机译:基于多尾技术的MOS四象限模拟乘法器,使用四尾单元作为乘法器内核

获取原文
获取原文并翻译 | 示例
           

摘要

An MOS four-quadrant analog multiplier using a quadritail cell as a multiplier core is presented. A quadritail cell operates as a multiplier core by adding proper combinations of the two input voltages to the individual gates of the four transistors in the core, and also, there are numerous combinations of the two input voltages for a quadritail cell to properly multiply the two input voltages. But all MOS multipliers using a quadritail cell with the proper added combinations of the two input voltages usually possess transfer characteristics equivalent to those of the multiplier proposed by Bult and Wallinga (1986) and by Bult (rediscovered by Wang (1991)). An input system for the MOS multiplier core can, of course, be realized by active devices and also by resistive dividers, if all the added inputs are positive-combinations. The proposed multiplication circuitry is widely useful since it Is operable on low voltage and can be simply implemented with n-channel MOS transistors and resistors in MOS technology.
机译:提出了一种使用四重单元作为乘法器内核的MOS四象限模拟乘法器。通过将两个输入电压的适当组合添加到核心中四个晶体管的各个栅极上,四尾电池单元用作乘法器核心,而且,对于四尾电池单元,两种输入电压的大量组合可以适当地将两者相乘输入电压。但是所有使用四尾形单元并具有两个输入电压的适当加法组合的MOS乘法器通常具有与Bult和Wallinga(1986)和Bult(由Wang(1991)重新发现)提出的乘法器相同的传输特性。如果所有添加的输入均为正组合,则可以通过有源器件以及电阻分压器实现MOS乘法器内核的输入系统。所提出的乘法电路可在低电压下工作,并且可以用MOS技术中的n沟道MOS晶体管和电阻器简单实现,因此具有广泛的用途。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号