...
首页> 外文期刊>IEEE Transactions on Circuits and Systems. I, Regular Papers >A Partially Switched-Opamp Technique for High-Speed Low-Power Pipelined Analog-to-Digital Converters
【24h】

A Partially Switched-Opamp Technique for High-Speed Low-Power Pipelined Analog-to-Digital Converters

机译:高速低功耗流水线模数转换器的部分开关运算技术

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a partially switched-opamp technique for a high-speed, low-power pipelined analog-to-digital converter (ADC). Unlike a conventional switched-opamp technique, only the second stage of a two-stage opamp is switched with the enhanced power efficiency and the drawbacks of an opamp sharing technique and a conventional switched-opamp technique are addressed. The prototype of 8-bit 200-MS/s pipelined ADC is implemented in a 0.18-μm CMOS process technology. This converter achieves 55.8-dB spurious free dynamic range, 47.3-dB signal-to-noise-plus-distortion ratio, 7.68 effective number of bits for a 90-MHz input at full sampling rate, and consumes 30-mW from a 1.8-V supply. The active area of the ADC is 0.15 mm{sup}2.
机译:本文提出了一种用于高速,低功耗流水线模数转换器(ADC)的部分开关运算技术。与常规的开关运算放大器技术不同,仅以增强的功率效率来切换两级运算放大器的第二级,并且解决了运算放大器共享技术和常规的开关运算放大器技术的缺点。 8位200-MS / s流水线ADC的原型采用0.18μmCMOS工艺技术实现。该转换器可实现55.8dB的无杂散动态范围,47.3dB的信噪比和失真比,在90MHz的全采样速率下的有效位数为7.68位,而1.8MHz的功耗为30mW。 V电源。 ADC的有效面积为0.15 mm {sup} 2。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号