$DeltaSigma$ time-to-digital converter (TDC) by using a switched-ring oscillator (SRO) and a gate'/> A <formula formulatype='inline'><tex Notation='TeX'>$148fs_{rms}$</tex> </formula> Integrated Noise 4 MHz Bandwidth Second-Order <formula formulatype='inline'> <tex Notation='TeX'>$DeltaSigma$</tex></formula> Time-to-Digital Converter With Gated Switched-Ring Oscillator
首页> 外文期刊>Circuits and Systems I: Regular Papers, IEEE Transactions on >A $148fs_{rms}$ Integrated Noise 4 MHz Bandwidth Second-Order $DeltaSigma$ Time-to-Digital Converter With Gated Switched-Ring Oscillator
【24h】

A $148fs_{rms}$ Integrated Noise 4 MHz Bandwidth Second-Order $DeltaSigma$ Time-to-Digital Converter With Gated Switched-Ring Oscillator

机译: $ 148fs_ {rms} $ 集成噪声4 MHz带宽二阶 $ DeltaSigma $ 带有门控开关环振荡器的时间数字转换器

获取原文
获取原文并翻译 | 示例
           

摘要

This paper presents a second-order $DeltaSigma$ time-to-digital converter (TDC) by using a switched-ring oscillator (SRO) and a gated switched-ring oscillator (GSRO). Unlike conventional multi-stage noise-shaping (MASH) TDC using SROs, the proposed TDC does not require complex calibration to compensate for the error from frequency difference between the oscillators. Furthermore, the performance of the proposed TDC is analyzed, including non-idealities such as phase noise, mismatch, and PVT variations. The prototype 1-1 MASH TDC achieves $148fs_{rms}$ integrated noise in 4 MHz signal bandwidth at 400 MS/s while consuming 6.55 mW in a 65 nm CMOS process.
机译:本文介绍了一种使用开关环振荡器的二阶 $ DeltaSigma $ 时数字转换器(TDC) (SRO)和门控开关环振荡器(GSRO)。与使用SRO的常规多级噪声整形(MASH)TDC不同,建议的TDC不需要复杂的校准即可补偿振荡器之间的频率差带来的误差。此外,分析了建议的TDC的性能,包括非理想状态,例如相位噪声,失配和PVT变化。原型1-1 MASH TDC在400 MS / s的4 MHz信号带宽中实现了<148umfs_ {rms} $ 积分噪声同时在65 nm CMOS工艺中消耗6.55 mW。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号