首页> 外文期刊>IEEE Journal on Selected Areas in Communications >New architectures for fast convolutional encoders and threshold decoders
【24h】

New architectures for fast convolutional encoders and threshold decoders

机译:快速卷积编码器和阈值解码器的新架构

获取原文
获取原文并翻译 | 示例
           

摘要

Several new architectures for high-speed convolution encoders and threshold decoders are developed. In particular, it is shown that new architectures featuring both parallelism and pipelining are promising from a speed point of view. These architectures are practical for a wide range of coding rates and constant lengths. Two integrated circuits featuring these architectures have been designed and fabricated in a CMOS 3- mu m technology. The two circuits have been tested and can be used to build convolutional encoders and definite threshold decoders operating at data rates above 100 Mb/s. It is shown that with these architectures, encoders and threshold decoders could easily be designed to operate at data rates above 1 Gb/s.
机译:开发了几种用于高速卷积编码器和阈值解码器的新架构。特别是,从速度的观点来看,具有并行性和流水线功能的新体系结构很有希望。这些体系结构适用于各种编码率和恒定长度。已经采用CMOS3-μm技术设计和制造了具有这些架构的两个集成电路。这两个电路已经过测试,可用于构建以高于100 Mb / s的数据速率工作的卷积编码器和确定阈值解码器。结果表明,采用这些架构,编码器和阈值解码器可以轻松设计为以高于1 Gb / s的数据速率工作。

著录项

相似文献

  • 外文文献
  • 中文文献
  • 专利
获取原文

客服邮箱:kefu@zhangqiaokeyan.com

京公网安备:11010802029741号 ICP备案号:京ICP备15016152号-6 六维联合信息科技 (北京) 有限公司©版权所有
  • 客服微信

  • 服务号